Total No. of Questions—8]

[Total No. of Printed Pages—2

| Seat |  |
|------|--|
| No.  |  |

[5559]-184

## S.E. (Computer) (I Sem.) EXAMINATION, 2019 COMPUTER ORGANIZATION AND ARCHITECTURE (2015 PATTERN)

Time: Two Hours Maximum Marks: 50

Instructions to the candidates:

- 1) Neat diagrams must be drawn wherever necessary.
- 2) Figures to the right side indicate full marks.
- 3) Use of Calculator is allowed.
- 4) Assume Suitable data if necessary

| <b>Q.</b> 1 | a)<br>b) | Draw and explain flow chart of non restoring division algorithm Write short note on 1.PROM 2.EPROM        | [6]<br>[6] |
|-------------|----------|-----------------------------------------------------------------------------------------------------------|------------|
| Q.2         | a)<br>b) | OR Draw and explain hardware implementation of Booth's Algorithm Draw and explain memory hierarchy        | [6]        |
| Q.3         | a)       | Write short note on Infini Band and Infini band Architecture                                              | [6]        |
|             | b)       | Explain following addressing modes with one example each a. auto increment b. auto decrement c. immediate | [6]        |
|             |          | OR ·                                                                                                      |            |
| Q.4         | a)       | Draw and explain I/O channels with diagram.                                                               | [6]        |
|             | b)       | What is opcode and operand? How machine instruction is represented in X86?                                | [6]        |

P.T.O.

|     | Q.5 a)   |          | Discuss in detail     Instruction level and machine level parallelism     Instruction Issue Policy |            | [6]        |
|-----|----------|----------|----------------------------------------------------------------------------------------------------|------------|------------|
|     |          | b)       | Enlist and explain Use visible registers and control and status registers  OR                      | 3          | [7]        |
|     | Q.6      | a)<br>b) | Draw and explain Instruction cycle state diagram Enlist features of 8086 microprocessor.           |            | [7]<br>[6] |
| Q.5 | a)       |          | cuss in detail  1. Instruction level and machine level parallelism  2. Instruction Issue Policy    | [6]        | 7]         |
|     | b)       | Enl      | ist and explain Use visible registers and control and status registers  OR                         | [7]        | 5]         |
| Q.6 | a)<br>b) |          | w and explain Instruction cycle state diagram ist features of 8086 microprocessor.                 | [7]<br>[6] | 7]<br>3]   |
| Q.7 | a)       | Wri      | ite a Control Sequence for Conditional Branch Instruction?                                         | [7]        |            |
|     | b)       |          | plain How to Fetching a word from Memory and how to store a rd into Memory?                        | [6]        |            |